## **DIGITAL ELECTRONICS**

#### **EXPERIMENT - 9**

**NAME:** Ayush Jain

**SAP ID:** 60004200132

**DIV:** B1

**BRANCH:** COMPUTER ENGINEERING

\_\_\_\_\_\_

#### AIM:

To verify the truth table and timing diagram of 4-bit synchronous parallel counter and 4-bit asynchronous parallel counter by using JK flip flop ICs and analyse the circuit of 4-bit synchronous parallel counter and 4- bit asynchronous parallel counter with the help of LEDs display.

### THEORY:

A counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counters are used in digital electronics for counting purpose, they can count specific event happening in the circuit.

Counters are broadly divided into two categories

- 1. Asynchronous counter
- 2. Synchronous counter

# 1) Asynchronous Counter

In asynchronous counter we don't use universal clock, only first flip flop is driven by main clock and the clock input of rest of the following counters is driven by output of previous flip flops.



It is evident from timing diagram that Q0 is changing as soon as the rising edge of clock pulse is encountered, Q1 is changing when rising edge of Q0 is encountered(because Q0 is like clock pulse for second flip flop) and so on. In this way ripples are generated through Q0,Q1,Q2,Q3 hence it is also called RIPPLE counter.



# TINKERCAD:

